

A Peer Reviewed Open Access International Journal

## Dc Voltage Regulation and Power Factor Correction with Lower Switching Stress Interleaved 5 Levels Ac to Dc Converter

Matta Durga Bhavani M Tech Student Department of EEE, NRI Institute of Technology, Krishna (Dt), Andhra pradesh, India.

M. Tejaswini Assistant Professor Department of EEE, NRI Institute of Technology, Krishna (Dt), Andhra pradesh, India. N. Sambasiva Rao HoD Department of EEE, NRI Institute of Technology, Krishna (Dt), Andhra pradesh, India.

### ABSTRACT

Harmonic pollution and low power factor in power systems caused by power converters have been of great concern. To overcome these problems several converter topologies using advanced semiconductor devices and control schemes have been proposed. The proposed power-factor-correction circuit can achieve unity power factor and ripple-free input current using a coupled inductor. The proposed rectifier can also produce input currents that do not have dead band regions and an output current that is continuous for all load conditions.

The features of this converter are that it has lower input section peak current stresses and a better harmonic content than similar converter with a noninterleaved output, the output current is continuous for all load ranges, and the dc bus voltage is less than 450 for all line and load conditions. In this paper, the operation of the new converter is explained, its steady-state characteristics are determined by analysis, and these characteristics are used to develop a procedure for the design of the converter. Hence simulation the results are obtained using MATLAB/SIMULINK software. The proposed system provides the variable output voltage and PFC AC/DC converter can operate with lower peak voltage stresses across the switches and the DC bus capacitors as it is a three-level converter. The proposed concept can be implemented with 5-level for efficient output voltage.

Keywords -Power Factor Correction (PFC), Single – Stage, Five Level Topology, Total Harmonic Distortion (THD).

#### **I.INTRODUCTION**

The goal of developing AC/DC converters with Isolation and Power Factor Correction (PFC) feature in a single power processing stage and without a mandatory full-bridge rectifier has for years eluded power electronics researchers. Present AC/DC converters operated from a single-phase AC line are based on conventional Pulse Width Modulation (PWM) switching and process the power through at least three distinct power processing stages: full-bridge rectifier followed by boost PFC converter and another cascaded isolated full-bridge DC/DC converter stage, which together use a total of 14 switches and three magnetic components resulting in corresponding efficiency, size and cost limitations. Power-electronic inverters are becoming popular for various industrial drives applications. In recent years also high-power and medium-voltage drive applications have been installed. To overcome the limited semiconductor voltage and current ratings, some kind of series and/or parallel connection will be necessary. Due to their ability to synthesize waveforms with a better harmonic spectrum and attain higher voltages, multi-level inverters are receiving increasing attention in the past few years.

There are three techniques to satisfy these standards. One of them is adding passive filter elements to the traditional passive diode rectifier/LC filter input



A Peer Reviewed Open Access International Journal

combination; the resulting converter is very bulky and heavy due to the size of the low-frequency inductors and capacitors [2]. Another method is using an ac-dc boost converter in the front-end rectifying stage to perform active PFC for most applications. The ac-dc boost converter shapes the input line current as an almost sinusoidal shape with a harmonic content compliant with agency standards. Using active PFC, however, increases the cost and complexity of the overall two-stage converter because an additional switching converter must be implemented [2]. This has led to the emergence of single-stage power factorcorrected (SSPFC) converters.

There have been numerous publications about SSPFC converters, particularly for low-power acdc fly back and forward converters [1]–[11]. Research on the topic of higher power ac-dc single-stage fullbridge converters, however, has proved to be more challenging, and thus, there have been much fewer publications [12]–[14].Several single-stage ac-dc full-bridge current fed converters have been proposed [2]; these converters have a boost inductor connected to the input of the full bridge circuit. Although they can achieve a near-unity input power factor, they lack an energy-storage capacitor across the primary-side dc bus, which can result in the appearance of high voltage overshoots and ringing across the dc bus. It also causes the output voltage to have a large low-frequency 120-Hz ripple that limits their applications.



Power Factor Correction (PFC) technique continues to be attractive research topic with several effective regulations being reported. Conventional cascade of two stage topology can achieve good performance

Volume No: 2 (2015), Issue No: 8 (August) www.ijmetmr.com such as high power factor and low voltage stress, but it usually suffers from high cost and increased circuit complexity. Many single-stage PFC AC/DC converters have been proposed that can be applied costeffectively. However, it's well known that in single stage topologies, the voltage across the bulk capacitor cannot be controlled well due to the fact that only one switch and control loop are used. Moreover, the storage capacitor voltage varies widely with the input voltage and load variation, especially.

## II. OPERATION OF THE PROPOSED CONVERTER

The proposed converter and its key waveforms are shown in Fig. 2 and 3. The proposed converter uses auxiliary windings that are taken from the converter transformer to act



## Fig. 2. Proposed interleaved three-stage three-level converter.

As "magnetic switches" to cancel the dc bus capacitor voltage so that the voltage that appears across the diode bridge output is zero. When the primary voltage of the main transformer is positive, Auxiliary Winding 1 cancels out the dc bus voltage so that the output voltage of Diode Bridge 1 (DB1) is zero and the currents in input inductors La1, Lb1, and Lc1 rise. When the primary voltage of the main transformer is negative, Auxiliary Winding 2 cancels out the dc bus voltage so that the output voltage of Diode Bridge 2



A Peer Reviewed Open Access International Journal

(DB2) is zero and the currents in input inductors La2, Lb2, and Lc2 rise. When there is no voltage across the main transformer primary winding, the total voltage across the dc bus capacitors appears at the output of the diode bridges and the input currents falls since this voltage is greater than the input voltage. If the input currents are discontinuous, then they will be naturally sinusoidal and in phase with the input voltages. The converters modes of operation are explained in this section. Typical converter waveforms are shown in Fig. 2. The equivalent circuit in each stage is shown in Fig. 3.The converter goes through the following modes of operation.

#### Mode 1 (t0< t < t1) (Fig. 4):

During this interval, switches S1and S2are ON. In this mode, energy from dc bus capacitor C1flows to the output load. Due to magnetic coupling, a voltage appears across Auxiliary Winding 1 that cancels the total dc bus capacitor voltage; the voltage at the diode bridge output is zero and the input currents in La1, Lb1, and Lc1 rise.



Fig. 3. Typical waveforms describing the modes of operation.

#### Mode 2 (t1< t < t2) (Fig. 5):

In this mode, S1 is OFF and S2 remains ON. The energy stored in L1during the previous mode starts to transfer into the dc bus capacitor. The primary current of the main transformer circulates through D1and S2. With respect to the converter's output section, the load inductor current freewheels in the secondary of the transformer, which defines a voltage across the load filter inductor equal to -VL.



Fig..4. Mode 1 operation of interleaved three-stage three-level converter.



Fig..5. Mode 20peration of interleaved three-stage three-level converter.

Volume No: 2 (2015), Issue No: 8 (August) www.ijmetmr.com

August 2015



A Peer Reviewed Open Access International Journal



Fig..6. Mode 3 operation of interleaved three-stage three-level converter.



# Fig.7. Mode 4 operation of interleaved three-stage three-level converter

### Mode 3 (t2< t < t3) (Fig. 5)

In this mode, S1and S2 are OFF. The energy stored in L1still is transferring into the dc bus capacitor. The primary current of the transformer charges C2through

the body diodes of S3and S4. Switches S3and S4are switched ON at the end of this mode.

#### Mode 4 (t3< t < t4) (Fig. 6)

In this mode, S3 and S4 are ON and energy flows from the capacitor C2 into the load. The magnetic switch cancels out the dc bus voltage and voltage across the auxiliary inductors L2 becomes only the rectified supply voltage of each phase and the current flowing through each inductor increases. This mode ends when the energy stored in L1completely transfers into the dc bus capacitor. For the remainder of the switching cycle, the converter goes through Modes 1 to 4, but with S3 and S4 ON instead of S1and S2and DB2instead of DB1.It should be noted that input current is summation of inductor currents iL1and iL2 which are both discontinuous. However, by selecting appropriate values for L1(= La1= Lb1= Lc1) and L2(= La2= Lb2= Lc2) in such a way that two inductor currents such as iLa1and iLa2have to overlap each other, the input current can be made continuous as shown in Fig. 7; thus reducing the size of input filter significantly. There is a natural 180° phase difference between the currents in L1 and the currents in L2 as one set of currents rises when the transformer

$$i_{La} = i_{La1} + i_{La2}$$



# Fig.8. Interleaving between two input inductor currents.

Primary is impressed with a positive voltage and the other set rises when the transformer primary is impressed with a negative voltage – these two events occurs 180° apart during a switching cycle.



A Peer Reviewed Open Access International Journal

#### **III. PFC WITH 5 LEVEL CONVERTER**

The 5 level converter reduces the harmonics, when it was first used in a three-level converter in which the mid-voltage level was defined as the neutral point. The 5 level converter uses capacitors in series to divide up the dc bus voltage into a set of voltage levels.

To produce m levels of the phase voltage, an m level 5 level converter needs m-1 capacitors on the dc bus. A single-phase five-level converter is shown in Fig. 1.9. The dc bus consists of four capacitors, i.e., C1, C2, C3, and C4. For a dc bus voltage Vdc, the voltage across each capacitor is Vdc/4, and each device voltage stress will be limited to one capacitor voltage level, Vdc/4, through clamping diodes.



Fig.9. 5 level converter

To explain how the staircase voltage is synthesized, point O is considered as the output phase voltage reference point. Using the five-level converter shown in Fig.8., there are five switch combinations to generate five level voltages across A and O.

#### 5. Level converter voltage levels and their switch states Table I

|                    | Switch state      |                   |                 |                   |                    |                    |                   |                    |
|--------------------|-------------------|-------------------|-----------------|-------------------|--------------------|--------------------|-------------------|--------------------|
| Output $V_{AO}$    | $S_{a^{\dagger}}$ | $\mathbf{S}_{a2}$ | S <sub>a3</sub> | $\mathbf{S}_{a4}$ | $S_{\rm al} \cdot$ | $\mathbf{S}_{a2}.$ | $\mathbf{S}_{a3}$ | $S_{a^{4^{\ast}}}$ |
| V5=Vdc             | 1                 | 1                 | 1               | 1                 | 0                  | 0                  | 0                 | 0                  |
| $V_4=3V_{de/4}$    | 0                 | 1                 | 1               | 1                 | 1                  | 0                  | 0                 | 0                  |
| $V_3 = V_{dc}/2$   | 0                 | 0                 | 1               | 1                 | 1                  | 1                  | 0                 | 0                  |
| $V_2 = V_{do}/4$   | 0                 | 0                 | 0               | 1                 | 1                  | 1                  | 1                 | 0                  |
| V <sub>1</sub> =0. | 0                 | 0                 | 0               | 0                 | 1                  | 1                  | 1                 | 1                  |

#### **IV.MATLAB/SIMULINK RESULTS**

Here simulation is carried out in several cases, in that, 1). Evaluation of Proposed Three Level AC-DC Converter under Power Factor Correction Mode 2). Evaluation of Proposed Five level AC-DC Converter under Power Factor Correction Mode.

### **Case 1: Evaluation of Proposed AC-DC Converter** under Power Factor Correction Mode



Fig.10. Matlab/Simulink Model of Proposed AC-DC Converter under Power Factor Correction Mode



A Peer Reviewed Open Access International Journal

Fig.10. shows the Matlab/Simulink Model of Proposed AC-DC Converter under Power Factor Correction Mode using Matlab/Simulink Software package.



(a) Voltages of VDS1 & VDS2



(b) Primary Voltage of Main Transformer



(c) Total Harmonic Distortion of 3 level voltage shows 31.08%.



(d) Source Side Power Factor





(e) Total Harmonic Distortion of Source Current with three level Converter shows 0.70%.



(f) Output Voltage

Fig.11. Simulation Results of Proposed AC-DC Converter under Power Factor Correction Mode, in that represents (a) Voltage at VDS1 & VDS2 Switches, (b) Primary Voltage of Main Transformer,(c) THD of 3 level Voltage (d) Source Side Power factor, (e) THD of 3 source current with 3 level(f) Output Voltage.

### **Case 2: Evaluation of Proposed Five level AC-DC Converter under Power Factor Correction Mode**



Fig.12. Matlab/Simulink Model of Proposed 5-Level AC-DC Converter under Power Factor Correction Mode

August 2015



A Peer Reviewed Open Access International Journal

Fig.12. shows the Matlab/Simulink Model of Proposed 5-Level AC-DC Converter under Power Factor Correction Mode using Matlab/Simulink Software package.



(a) Primary Voltage of main Transformer (Five Level Voltage)



(b) Total Harmonic Distortion of 5 level voltage with shows 20.49%.



(c) Output Voltage







(e) Total Harmonic Distortion of Source Current with Five level Converter shows 0.23%.

Fig.13. shows the Simulation Results of Proposed 5-Level AC-DC Converter under Power Factor Correction Mode, in that represents (a) Primary Voltage of Main Transformer, (b) THD of 5 level voltage (c) Output Voltage, (d) Source Side Power factor and (e) THD of the Source current with 5 level Converter.

### **V. CONCLUSION**

The proposed converter can operate with an input current harmonic content that meets the EN61000-3-2 Class Constructing new power converters that are suitable for medium to high voltage range applications is a great challenge for power electronics. The need for solid-state ac-dc converters to improve power quality in terms of power-factor correction (PFC), reduced total harmonic distortion at input ac mains, and



A Peer Reviewed Open Access International Journal

precisely regulated dc output have motivated the proposal of several topologies based on classical converters. Here proposed a three-phase, three-level and five levels, single-stage power-factor corrected AC/DC converter that operates to regulate the output voltage was presented in this paper. The proposed converter has the following features. Proposed converter can operate with lower peak voltage stresses across the switches and the dc bus capacitors as it is a three-level & five level converters. This allows for greater flexibility in the design of the converter and ultimately improved performance with reducing the source harmonics form 0.70% to 0.23% it maintains greater improvement in the power factor.

#### REFERENCES

[1] "Limits for Harmonic Current Emission (Equipment Input Current<16A per Phase)," IEC1000-3-2 International Standard, 1995.

[2] "Limits for Harmonic Current Emission (Equipment Input Current>16A per Phase)," IEC1000-3-4 International Standard, 1998.

[3] IEEE Std. 519-1992, "IEEE Recommended Practices and Requirements for Harmonic Control in Electric Power Systems," April 1993.

[4] B. Tamyurek, and D.A. Torrey, "A three-phase unity power factor single-stage ac–dc converter based on an interleaved fly back topology,"IEEE Trans. on Power. Elec., vol. 26, no. 1, pp. 308-318, 2011.

[5] J.M. Kwon, W.Y. Choi, B.H. Kwon, "Single-stage quasi-resonant fly back converter for a cost-effective PDP sustain power module,"IEEE Trans. on Industrial. Elec., vol. 58, no. 6, pp 2372-2377, 2011.

[6] H.S. Ribeiro, B.V. Borges, "Analysis and design of a high-efficiency full-bridge single-stage converter with reduced auxiliary components," IEEE Trans. on Power Elec., vol. 25, no. 7, pp. 1850-1862, 2010. [7] H.L. Cheng, Y.C. Hsieh, C.S. Lin, "A novel single-stage high-power factor ac/dc converter featuring high circuit efficiency," IEEE Trans. on Industrial. Elec., vol. 58, no. 2, pp. 524-532, 2011.

[8] S.K. Ki, D.D.-C. Lu, "Implementation of an efficient transformer-less single-stage single-switch ac/dc converter," IEEE Trans. on Industrial. Elec., vol. 57, no. 12, pp. 4095-4105, 2010.

[9] H. Ma, Y. Ji, Y. Xu, "Design and analysis of single-stage power factor correction converter with a feedback winding," IEEE Trans. on Power Elec., vol. 25, no. 6., pp. 1460-1470, 2010.

[10] H. Keyhani, H.A. Toliyat, "Flying-capacitor boost converter," Applied Power Electronics Conference and Exposition (APEC), 2012 TwentySeventh Annual IEEE, pp.2311-2318, 5-9 Feb. 2012.

[11] J. Zhang, D.D.-C. Lu, T. Sun; "Fly back-based single-stage power factor-correction scheme with time-multiplexing control," IEEE Trans. on Industrial. Elec., vol. 57, no. 3, pp. 1041-1049, 2010.

[12] H.S. Ribeiro, B.V. Borges, "New optimized fullbridge single-stage ac/dc converters," IEEE Trans. on Industrial. Elec., vol. 58, no. 6, pp. 2397-2409, 2011.

[13] H. M. Suraywanshi, M.R. Ramteke. K. L. Thakre, and V. B. Borghate, "Unity-power-factor operation of three phase ac-dc soft switched converter based on boost active clamp topology in modular approach," IEEE Trans. on Power Elec., vol. 23, no. 1., pp. 229-236, Jan. 2008.

[14] U. Kamnarn, V. Chunkag, "Analysis and design of a modular three phase ac-to-dc converter using CUK rectifier module with nearly unity power factor and fast dynamic response, "IEEE Trans. on Power Elec., vol. 24, no. 8., 2009, pp. 2000-2012.



A Peer Reviewed Open Access International Journal

[15] U. Kamnarn, V. Chunkag, "A power balance control technique for operating a three-phase ac to dc converter using single-phase CUK rectifier modules," IEEE conference on Industrial Electronics and Applications,2006 pp. 1-6.

### **AUTHORS PROFILE**



**M. Durga Bhavani** completed B.Tech in Vasavi college of Engineering and Technology and presently pursuing M.Tech in NRI Institute of Technology. Her areas of interest are power electronics and drives.