

A Peer Reviewed Open Access International Journal

# Design and Estimation of delay, power and area for Parallel prefix adders

#### Attunuri Anusha

M.Tech Student, Vikas Group Of Institutions, Nunna,Vijayawada.

#### Abstract:

In Very Large Scale Integration (VLSI) designs, Parallel prefix adders (PPA) have the better delay performance. This paper investigates four types of PPA's (Kogge Stone Adder(KSA), Spanning Tree Adder (STA), Brent Kung Adder (BKA) and Sparse Kogge Stone Adder (SKA)). Additionally Ripple Carry Adder (RCA), Carry Lookahead Adder (CLA) and Carry Skip Adder (CSA) are also investigated. These adders are implemented in verilog Hardware Description Language (HDL) using Xilinx Integrated Software Environment (ISE) 13.2 Design Suite. These designs are implemented in Xilinx Virtex 5 Field Programmable Gate Arrays (FPGA) and delays are measured using Agilent 1692A logic analyzer and all these adder's delay, power and area are investigated and compared finally.

#### Key words:

parallel prefix adders; carry tree adders; FPGA; logic analyzer; delay; power.

## I. INTRODUCTION:

The binary addition is the basic arithmetic operation in digital circuits and it became essential in most of the digital systems including Arithmetic and Logic Unit (ALU),microprocessors and Digital Signal Processing (DSP). At present, the research continues on increasing the adder's delay performance. In many practical applications like mobile and telecommunications, the Speed and power performance improved in FPGAs is better than microprocessor and DSP's based solutions. Additionally, power is also an important aspect in growing trend of mobile electronics, which makes large-scale use of DSP functions. Because of the Programmability, structure of configurable logic blocks (CLB) and programming interconnects in FPGAs, Parallel prefix adders have better performance.

P.BalaKrishna, MTech, Asst Prof, Vikas Group Of Institutions, Nunna,Vijayawada.

The delays of the adders are discussed [1]. In this paper, above mentioned PPA's and RCA and CSA are implemented and characterized on a Xilinx virtex 5 FPGA. Finally, delay, power and area for the designed adders are presented and compared.

## II. DRAWBACKS OF RIPPLE CARRY AND CAR-RY LOOKAHEAD ADDER:

In figure1, the first sum bit should wait until input carry is given, the second sum bit should wait until previous carry is propagated and so on. Finally the output sum should wait until all previous carries are generated. So it results in delay.



Fig. 1. 4 bit ripple carry adder

In order to reduce the delay in RCA (or) to propagate the carry in advance, we go for carry look ahead adder .Basically this adder works on two operations called propagate and generate The propagate and generate equations are give

$$P_i = A_i \oplus B_i \tag{1}$$

$$G_i = A_i \cdot B_i \tag{2}$$



A Peer Reviewed Open Access International Journal

For 4 bit CLA, the propagated carry equations are given as  $C_1 = G_0 + P_0 C_0$ (3)

$$C_{2} = G_{1} + P_{1}G_{0} + P_{1}P_{0}C_{0}$$
<sup>(4)</sup>

 $C_{3} = G_{2} + P_{2}G_{1} + P_{2}P_{1}G_{0} + P_{2}P_{1}P_{0}C_{0}$ (5)

$$C_4 = G_3 + P_3G_2 + P_3P_2G_1 + P_3P_2P_1G_0 + P_3P_2P_1P_0C_0$$
 (6)

Equations (3),(4),(5) and (6) are observed that, the carry complexity increases by increasing the adder bit width. Sodesigning higher bit CLA becomes complexity. In this way, for the higher bit of CLA's, the carry complexity increases by increasing the width of the adder. So results in bounded fan-in rather than unbounded fan-in, when designing wide width adders. In order to compute the carries in advance without delay and complexity, there is a concept called Parallel prefix approach.

#### III. DIFFERENCE BETWEEN PARALLEL-PREFIX ADDERS AND OTHERS:

The PPA's pre-computes generate and propagate signals are presented in [2]. Using the fundamental carry operator (fco), these computed signals are combined in [3].Thefundamental carry operator is denoted by the symbol "o",

$$(g_{L}, p_{L})o(g_{R}, p_{R}) = (g_{L} + p_{L}g_{R}, p_{L}, p_{R})$$
(7)

For example, 4 bit CLA carry equation is given by

$$C_4 = (g_4, p_4)o[(g_3, p_3)o[(g_4, p_4)o(g_3, p_3)]]$$
(8)

For example, 4 bit PPA carry equation is given by

$$C_{4} = [(g_{4}, p_{4})o(g_{3}, p_{3})]o[(g_{4}, p_{4})o(g_{3}, p_{3})] (9)$$

Equations (8) and (9) are observed that, the carry look ahead adder takes 3 steps to generate the carry, but the bit PPA takes 2 steps to generate the carry.

## **IV. PARALLEL-PREFIX ADDER STRUCTURE:**

Parallel-prefix structures are found to be common in high performance adders because of the delay is logarithmically proportional to the adder width [2]. PPA's basically consists of 3 stages

Pre computation.

Prefix stage.

Final computation.

The Parallel-Prefix Structure is shown in figure 2.



Fig. 2. Parallel-Prefix Structure with carry save notation.

#### A. Pre computation:

In pre computation stage, propagates and generates are computed for the given inputs using the given equations (1) and (2).

**B. Prefix stage:** 

(0)

In the prefix stage, group generate/propagate signals are computed at each bit using the given equations. The black cell(BC) generates the ordered pair in equation (7), the gray cell (GC) generates only left signal, following [2].

$$G_{i:k} = G_{i:j} + P_{i:j} \cdot G_{j-1:k}$$
(10)

$$P_{i:k} = P_{i:i} \cdot P_{i-1:k}$$
 (11)

More practically, the equations (10) and (11) can be expressed using a symbol "o "denoted by Brent and Kung. Its function is exactly the same as that of a black cell i.e.

Volume No: 1(2014), Issue No: 12 (December) www.ijmetmr.com



A Peer Reviewed Open Access International Journal

K-1;j

Ga

## $G_{i:k}: P_{i:k} = (G_{i:j}: P_{i:j}) o(G_{j-1:k}: P_{j-1:k})$ (12)



**Fig. 3. Black and Gray Cell logic Definitions** The "o" operation will help make the rules of building prefix structures.

## **C. Final computation:**

In the final computation, the sum and carryout are the final output.

$$S_i = P_i \cdot G_{i-1:-1}$$
(13)

$$C_{out} = G_{n:-1} \tag{14}$$

Where "-1" is the position of carry-input. The generate/ propagate signals can be grouped in different fashion to get the same correct carries. Based on different ways of grouping the generate/propagate signals, different prefix architectures can be created. Figure 3 shows the definitions of cells that are used in prefix structures, including BC and GC. For analysis of various parallel prefix structures, see [2], [3] & [4]. The 16 bit SKA uses black cells and gray cells as well as full adder blocks too. This adder computes the carries using the BC's and GC's and terminates with 4 bit RCA's. Totally it uses 16 full adders. The 16 bit SKA is shown in figure 4. In this adder, first the input bits (a, b) are converted as propagate and generate (p, g). Then propagate and generate terms are given to BC's and GC's. The carries are propagated in advance using these cells. Later these are given to full adder blocks. Another PPA is known as STA is also tested [6]. Like the SKA, this adder also terminates with a RCA. It also uses the BC's and GC's and full adder blocks like SKA's but the difference is the interconnection between them [7]. The 16 bit STA is shown in the below figure 5.

Volume No: 1(2014), Issue No: 12 (December) www.ijmetmr.com



Fig. 4. 16 bit sparse kogge-Stone adder



Fig. 5. 16 bit spanning tree adder

December 2014 Page 302



A Peer Reviewed Open Access International Journal

KSA is another of prefix trees that use the fewest logic levels. A 16-bit KSA is shown in Figure 6. The 16 bit kogge stone adder uses BC's and GC's and it won't use full adders. The 16 bit KSA uses 36 BC's and 15 GC's. And this adder totally operates on generate and propagate blocks. So the delay is less when compared to the previous SKA and STA. The 16 bit KSA is shown in figure 6.In this KSA, there are no full adder blocks like SKA and STA [5] & [6]. Another carry tree known as BKA which also uses BC's and GC's but less than the KSA. So it takes less area to implement than KSA. The 16 bit BKA uses 14 BC's and 11 GC's but kogge stone uses 36 BC's and 15 GC's. So BKA has less architecture and occupies less area than KSA. The 16 bit BKA is shown in the below figure 7.



BKA occupies less area than the other 3 adders called SKA, KSA, STA. This adder uses limited number of propagate and generate cells than the other 3 adders. It takes less area to implement than the KSA and has less wiring congestion. The operation of the 16 bit brent kung adder is given below [3]. This adder uses less BC's and GC's than kogge stone adder and has the better delay performance which is observed in agilent 1692A logic analyzer.

| Name           | <b>Value</b>     | <br>99,955 pc | 99,996 pr | 铝铝os      | 999 s | 99,999 pr |
|----------------|------------------|---------------|-----------|-----------|-------|-----------|
| ▶ 🕌 a[150]     | 060106000006101  |               | 000000    | 000001101 |       |           |
| ▶ 🕌 b(150]     | 0001001130130001 |               | 0.0001    | 10110101  |       |           |
| ) 📲 sın(150    | 1010101111000010 |               | 1001101   | 11000010  |       |           |
| l <b>j</b> á   | D                |               |           |           |       |           |
| l <b>a</b> out | D                |               |           |           |       |           |
| ▶ 🙀 (31]       | 001              |               |           | 11        |       |           |

Fig. 8. Simulation result of adder design in Xilinx ISE

These adders are implemented in verilog HDL in Xilinx 13.2 ISE design suite and then verified using Xilinx virtex 5 FPGA through chip scope analyzer [7], [8] and [9]. And these were tested using Agilent 1692A logic analyzer. This allows to measure the adder delays directly. The Agilent 1692A logic analyzer is integrated to PC(Personal Computer) through Xilinx virtex 5 FPGA [10]. The test setup is depicted in the figure 10.



Fig. 9. Adder design analyzed in Xilinx virtex 5 FPGA through chipscope analyzer

The screen shot of delay measurement for 16 bit adder using Agilent 1692A Logic Analyzer is shown in figure 11.

Volume No: 1(2014), Issue No: 12 (December) www.ijmetmr.com



A Peer Reviewed Open Access International Journal



Fig. 11. simulation results for the adder designs



Fig. 12. Measured delays comparing the Xilinx ISE and Agilent 1692A Logic Analyzer

## **V. DISCUSSION OF RESULTS:**

The delays observed for adder designs from synthesis reports in Xilinx ISE 13.2 synthesis reports are shown in Figure11. The delays observed for adder designs from synthesis reports in Xilinx ISE 13.2 synthesis reports and delays were investigated in Agilent 1692A Logic Analyzer are compared and shown in figure12. The area of the adder designs is measured in terms of look up tables (LUT) and input output blocks (IOB) taken for Xilinx virtex 5 FPGA is plotted in the figure 13. As per reference [1], ISE software doesn't give exact delay of the adders because it is not able to analyze the critical path over the adder [1]. From the figure 11, the CSA has more delay when compared to other adders. Out of all adders, RCA has less delay.

SKA adder and BKA has about the same delay, Whereas KSA and STA has same delay. According to the synthesis reports, out of four parallel prefix adders, STA has better delay.



Fig. 13. LUT's and IOB's observed in Xilinx ISE



Fig. 14. Power observed in Xilinx

From the figure 12, the observed data appears to be lesser than the data observed in Xilinx ISE synthesis delay reports. The results for area in terms of Look up tables (LUT's) and Input-output blocks (IOB's) are plotted in figure 13. For virtex 5 FPGA, available LUT's are 69120 and IOB's are 640. Out of the available LUT's and IOB's, the used LUT's and IOB's are given in the figure 13. The power observed in Xpower analyzer in Xilinx ISE 13.2 is given in the figure 14.

From the table 1, the second column gives the designed adder names for sixteen bit. The third column represents the delay observed in Xilinx ISE 13.2 tool. The fourth column represents the delay from [1] for RCA and kogge stone adder. The fifth column represents the delay from the Agilent 1692A logic analyzer. The fifth column values observed in logic analyzer has the better delay than the delays in the third column. The sixth column represents the power in watts observed in Xpower analyzer in Xilinx tool and observed all the adders have nearly same power.



A Peer Reviewed Open Access International Journal

| S.no | Adder<br>Name<br>(16 bit)         | Xilinx<br>ISE<br>13.2<br>Tool<br>delay<br>(in ns) | Ref<br>[1]<br>delay<br>(in ns) | Agilent<br>1692A<br>logic<br>analyzer<br>delay<br>(in ns) | Power<br>in<br>Xilinx<br>ISE<br>13.2<br>(in<br>watts) | Device<br>utilization<br>(LUTs,<br>IOBs)<br>(69120,<br>640) |  |  |  |
|------|-----------------------------------|---------------------------------------------------|--------------------------------|-----------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------|--|--|--|
| 1    | Ripple<br>carry<br>adder          | 3.875                                             | 2.578                          | 2.429                                                     | 1.201                                                 | 5,13                                                        |  |  |  |
| 2    | Carry<br>lookahead<br>adder       | 8.106                                             | -                              | 5.156                                                     | 1.186                                                 | 24,50                                                       |  |  |  |
| 3    | Carry<br>skip<br>adder            | 9.168                                             | -                              | 4.922                                                     | 1.186                                                 | 34,50                                                       |  |  |  |
| 4    | Kogge<br>stone<br>adder           | 6.700                                             | 6.286                          | 5.078                                                     | 1.211                                                 | 71,50                                                       |  |  |  |
| 5    | Sparse<br>kogge<br>stone<br>adder | 8.015                                             |                                | 5.156                                                     | 1.186                                                 | 28,50                                                       |  |  |  |
| 6    | Spanning<br>tree adder            | 6.667                                             | -                              | 5.146                                                     | 1.186                                                 | 30,49                                                       |  |  |  |
| 7    | Brent<br>kung<br>adder            | 8.094                                             | -                              | 5.0                                                       | 1.186                                                 | 27,49                                                       |  |  |  |

TABLE I. COMPARISON OF DELAY, POWER AND AREA FOR ADDERS

The seventh column gives the area of the adder designs in terms of LUT's and IOB's. Out of all values, RCA has taken less number of LUT's & IOB's. Out of four PPA's, BKA has better delay and has taken less LUT's and IOB's. All mentioned adders have delay of approximately 1ns (nanoseconds). Out of four PPA's, BKA has taken less area in terms of LUT's and IOB's. Out of all 7 adders (mentioned), RCA has taken less area. The power for the all mentioned adders is approximately 1.1 nanoseconds (ns).

## **VI. CONCLUSION:**

From the study of analysis done on area and power, we have concluded that the efficiency is improved by 5.77 % in ours delay for RCA, when compared to [1] and for KSA it is improved by 19.28 % when compared with [1].

## **ACKNOWLEDGEMENT:**

We acknowledge to the principal, college of engineering, Osmania University, TEQIP coordinator for providing financial support from TEQIP-II funds. We finally thank all the faculties for their support.

#### **REFERENCES:**

[1] David H.K.Hoe, Chris Martinez and Sri JyothsnaVundavalli", Design and Characterization of Parallel Prefix Adders using FPGAs", 2011.

IEEE 43rd Southeastern Symposium in pp. 168-172, 2011. [2] N. H. E. Weste and D. Harris, CMOS VLSI Design, 4th edition, Pearson–Addison-Wesley, 2011.

[3] R. P. Brent and H. T. Kung, "A regular layout for parallel adders," IEEE Trans. Comput., vol. C-31, pp. 260-264, 1982.

[4] D. Harris, "A Taxonomy of Parallel Prefix Networks," in Proc. 37thAsilomar Conf. Signals Systems and Computers, pp. 2213-7, 2003.

[5] P. M. Kogge and H. S. Stone, "A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations," IEEE Trans. on Computers, Vol. C-22, No 8, August 1973.

[6] D. Gizopoulos, M. Psarakis, A. Paschalis, and Y. Zorian, "Easily Testable Cellular Carry Lookahead Adders," Journal of Electronic Testing: Theory and Applications 19, 285-298, 2003.

[7] T. Lynch and E. E. Swartzlander, "A Spanning Tree Carry Lookahead Adder," IEEE Trans. on Computers, vol. 41, no. 8, pp. 931-939, Aug. 1992.

[8] Beaumont-Smith, A, Cheng-Chew Lim ,"Parallel prefix adder design", Computer Arithmetic, 2001. Proceedings. 15th IEEE Symposium,pp. 218 - 225,2001.M. Young, The Technical Writer's Handbook. MillValley, CA: University Science, 1989.

[9] K. Vitoroulis and A. J. Al-Khalili, "Performance of Parallel PrefixAdders Implemented with FPGA technology," IEEE Northeast Workshop on Circuits and Systems, pp. 498-501, Aug. 2007. 172.

[10] S. Xing and W. W. H. Yu, "FPGA Adders: Performance Evaluation and Optimal Design," IEEE Design & Test of Computers, vol. 15, no. 1, pp.24-29, Jan. 1998