



A Peer Reviewed Open Access International Journal

# Distributed Arithmetic Based Adaptive FIR Filter Using LMS Techniques

### Narayana

M.Tech Student, Department of ECE, CMR Institute of Technology, Hyderabad, Telangana, India.

### Muni Praveena Rela

Associate Professor, Department of ECE, CMR Institute of Technology, Hyderabad, Telangana, India.

#### P. Pavan Kumar

Assistant Professor, Department of ECE, CMR Institute of Technology, Hyderabad, Telangana, India.

#### **Abstract**

This brief presents a novel pipelined architecture for low-power. high-throughput, and low-area implementation of adaptive filter based on distributed arithmetic (DA). The throughput rate of the proposed design is significantly increased by parallel lookup table (LUT) update and concurrent implementation of filtering and weight-update operations. The conventional adder-based shift accumulation for DAbased inner-product computation is replaced by conditional signed carry-save accumulation in order to reduce the sampling period and area complexity. Reduction of power consumption is achieved in the proposed design by using a fast bit clock for carrysave accumulation but a much slower clock for all other operations. It involves the same number of multiplexors, smaller LUT, and nearly half the number of adders compared to the existing DA-based design. From synthesis results, it is found that the proposed design consumes 13% less power and 29% less area-delay product (ADP) over our previous DAbased adaptive filter in average for filter lengths N =16 and 32. Compared to the best of other existing designs, our proposed architecture provides 9.5 times less power and 4.6 times less ADP.

Index Terms—Adaptive filter, circuit optimization, distributed arithmetic (DA), least mean square (LMS) algorithm.

### **I.INTRODUCTION**

Adaptive filters are widely used in several digital signal processing applications. The tapped-delay line finite impulse response (FIR) filter whose weights are updated by the famous Widows-Hoff least mean square (LMS) algorithm is the most popularly used adaptive filter not only due to its simplicity but also due to its satisfactory convergence performance [1]. The direct form configuration on the forward path of the FIR filter results in a long critical path due to an inner-product computation to obtain a filter output. Therefore, when the input signal has a high sampling rate, it is necessary to reduce the critical path of the structure so that the critical path could not exceed the sampling period.

In recent years, the multiplier-less distributed arithmetic (DA)-based technique [2] has gained substantial popularity for its high-throughput processing capability and regularity, which result in cost-effective and area-time efficient computing structures. Hardware-efficient DA-based design of adaptive filter has been suggested by Allred et al. [3] using two separate lookup tables (LUTs) for filtering and weight update. Guo and DeBrunner [4], [5] have improved the design in [3] by using only one LUT for filtering as well as weight updating. However, the structures in [3]–[5] do not support high sampling rate since they involve several cycles for LUT updates for each new sample. In a recent paper, we have proposed an efficient architecture for high-speed DA-based adaptive filter with very low adaptation delay [6]. This brief proposes a novel DA-based architecture for lowpower, low-area, and high-throughput pipelined implementation of adaptive filter with very low adaptation delay. The contributions of this brief are as follows.





A Peer Reviewed Open Access International Journal

- 1) Throughput rate is significantly increased by a parallel LUT update.
- 2) Further enhancement of throughput is achieved by concurrent implementation of filtering and weight updating.
- 3) Conventional adder-based shift accumulation is replaced by a conditional carry-save accumulation of signed partial inner products to reduce the sampling period. The bit- cycle period amounts to memory access time plus 1-bit full-adder time (instead of ripple carry addition time) by carry-save accumulation. The use of the proposed signed carry-save accumulation also helps to reduce the area complexity of the proposed design.
- 4) Reduction of power consumption is achieved by using a fast bit clock for carry-save accumulation but a much slower clock for all other operations.
- 5) The existing designs require an auxiliary control unit for address generation, which is not required in the proposed structure.

In the next section, we present a brief review of the LMS adaptive algorithm, followed by the description of the proposed DA-based technique for adaptive filter in Section III. The structure of the proposed adaptive filter is described in Section IV. We discuss the hardware complexity of the proposed structure in Section V. Conclusions are given in Section VI.

### **II.REVIEW OF LMS ADAPTIVE ALGORITHMS**

During each cycle, the LMS algorithm computes a filter output and an error value that is equal to the difference between the current filter output and the desired response. The estimated error is then used to update the filter weights in every training cycle. The weights of LMS adaptive filter during the nth iteration are updated according to the following equations:

$$w(n+1) = w(n) + \mu \cdot e(n) \cdot x(n) \quad 1(a)$$

Where

$$e(n)=d(n)-y(n)$$
 1(b)  
 $y(n)=w^{qT}(n) \cdot x(n)$  1(c)

The input vector  $\mathbf{x}(\mathbf{n})$  and the weight vector  $\mathbf{w}(\mathbf{n})$  at the nth training iteration are respectively given by

$$x(n) = [x(n), x(n-1), ..., x(n-N+1)]^T$$
 (2a)  
 $w(n) = [w_0(n), w_1(n), ..., w_{N-1}(n)]^T$  (2b)

d(n) is the desired response, and y(n) is the filter output of the nth iteration. e(n) denotes the error computed during the nth iteration, which is used to update the weights,  $\mu$  is the convergence factor, and N is the filter length.

In the case of pipelined designs, the feedback error e(n) becomes available after certain number of cycles, called the "adaptation delay." The pipelined architectures therefore use the delayed error e(n-m) for updating the current weight instead of the most recent error, where m is the adaptation de- lay. The weight-update equation of such delayed LMS adaptive filter is given by

$$w(n+1) = w(n) + \mu \cdot e(n-m) \cdot x(n-m) \quad (3)$$

# III.PROPOSED DA-BASED APPROACH FOR INNER-PRODUCT COMPUTATION

The LMS adaptive filter, in each cycle, needs to perform an inner-product computation which contributes to the most of the critical path. For simplicity of presentation, let the inner product of (1c) be given by

$$y = \sum_{k=0}^{N-1} w_k x_k$$
 (4)

where wk and  $x_k$  for  $0 \le k \le N-1$  form the N-point vectors corresponding the current weights and most recent N-1 input, respectively. Assuming L to be the bit width of the weight, each component of the weight vector may be expressed in two's complement representation

$$w_k = -w_{k0} + \sum_{k=1}^{L-1} w_{kl} \ 2^{-l} \quad (5)$$

where  $w_{kl}$  denotes the *l*th bit of  $w_k$ . Substituting (5), we can write (4) in an expanded form





A Peer Reviewed Open Access International Journal

$$y = -\sum_{k=0}^{N-1} x_k w_{k0} + \sum_{k=0}^{N-1} x_k \left[ \sum_{k=0}^{L-1} w_{kl} 2^{-l} \right]$$
 (6)

To convert the sum-of-products form of (4) into a distributed form, the order of summations over the indices k and l in (6) can be interchanged to have

$$y = -\sum_{k=0}^{N-1} x_k w_{k0} + \sum_{l=0}^{L-1} 2^{-l} \left[ \sum_{k=0}^{N-1} x_k w_{kl} \right]$$
 (7)

and the inner product given by (7) can be computed as

$$y = \left[\sum_{l=1}^{L-1} 2^{-l} y_l\right] - y_0,$$

where  $y_l = \sum_{k=0}^{N-1} x_k w_{kl}$  (8)

Since any element of the N -point bit sequence  $\{w_{kl} \text{ for } 0 \leq k \leq N-1\}$  can either be zero or one, the partial sum  $y_l$  for



Fig.1: Conventional DA-based implementation of four-point inner product.



Fig.2: Carry-save implementation of shift accumulation.

l=0, 1...L-1 can have 2N possible values. If all the  $2^N$  possible values of  $y_l$  are precomputed and stored in a LUT, the partial sums  $y_l$  can be read out from the LUT using the bit sequence  $\{w_{kl}\}$  as address bits for computing the inner product.

The inner product of (8) can therefore be calculated in L cycles of shift accumulation, followed by LUT-read operations corresponding to L number of bit slices  $\{w_{kl}\}$ } for  $0 \le 1 \le L - 1$ , as shown in Fig. 1. Since the shift accumulation in Fig. 1 involves significant critical path, we perform the shift accumulation using carrysave accumulator, as shown in Fig. 2. The bit slices of vector w are fed one after the next in the least significant bit (LSB) to the most significant bit (MSB) order to the carry-save accumulator. However, the negative (two's complement) of the LUT output needs to be accumulated in case of MSB slices. Therefore, all the bits of LUT output are passed through XOR gates with a sign-control input which is set to one only when the MSB slice appears as address. The XOR gates thus produce the one's complement of the LUT output corresponding to the MSB slice but do not affect the output for other bit slices. Finally, the sum and carry words obtained after L clock cycles are required to be added by a final adder (not shown in the figure), and the input carry of the final adder is required to be set to one to account for the two's complement operation of the LUT output corresponding to the MSB slice. The content of the kth LUT location can be expressed as

$$c_k = \sum_{i=0}^{N-1} x_i \ k_j \tag{9}$$

where  $k_j$  is the (j+1)th bit of N -bit binary representation of integer k for  $0 \le k \le 2^N - 1$ . Note that  $c_k$  for  $0 \le k \le 2^N - 1$  can be precomputed and stored in RAM-based LUT of  $2^N$  words. However, instead of storing  $2^N$  words in LUT, we store  $(2^N - 1)$  words in a DA table of  $2^N - 1$  registers. An example of such a DA table for N = 4 is shown in Fig. 3. It contains only 15 registers to store the precomputed sums of input words. Seven new values of  $c_k$  are computed by seven adders in parallel.



A Peer Reviewed Open Access International Journal

# IV.PROPOSED DA-BASED ADAPTIVE FILTER S TRUCTURE

The computation of adaptive filters of large orders needs to be decomposed into small adaptive filtering blocks since DA-based implementation of inner product of long vectors requires a very large LUT [3]. Therefore, we describe here the proposed DA-based structures of small- and large-order LMS adaptive filters separately in the next two sections.

# A. Proposed Structure of Small-Order Adaptive Filter

The proposed structure of DA-based adaptive filter of length N=4 is shown in Fig. 4. It consists of a four-point inner- product block and a weight-increment block along with additional circuits for the computation of error value e(n) and control word t for the barrel shifters.



Fig.3: DA table for generation of possible sums of input samples.



Fig.4: Proposed structure of DA-based LMS adaptive filter of filter length N = 4.

The four-point inner-product block [shown in Fig. 5(a)] includes a DA table consisting of an array of 15 registers which stores the partial inner products  $y_1$  for  $0 < 1 \le 15$  and a 16:1 multiplexor (MUX) to select the content of one of those registers. Bit slices of weights  $A = \{w_{3l} \ w_{2l} \ w_{1l} \ w_{0l} \}$  for  $0 \le l \le L - 1$  are fed to the MUX as control in LSB-to- MSB order, and the output of the MUX is fed to the carry-save accumulator (shown in Fig. 2). After L bit cycles, the carry-save accumulator shift accumulates all the partial inner products and generates a sum word and a carry word of size (L+2) bit each. The carry and sum words are shifted added with an input carry "1" to generate filter output which is subsequently subtracted from the desired output d(n) to obtain the error e(n).

As in the case in [3], all the bits of the error except the most significant one are ignored, such that multiplication of input  $x_k$  by the error is implemented by a right shift through the number of locations given by the number of leading zeros in the magnitude of the error. The magnitude of the computed error is decoded to generate the control word t for the barrel shifter. The logic used for the generation of control word t to be used for the barrel shifter is shown in Fig. 5(c). The convergence factor  $\mu$  is usually taken to be O(1/N). We have taken  $\mu=1/N$ . However, one can take  $\mu$  as  $2^{-}$   $^{i}/N$ , where i is a small integer. The number of shifts t in that case is increased by i, and the input to the barrel



A Peer Reviewed Open Access International Journal

shifters is pre-shifted by i locations accordingly to reduce the hardware complexity.

The weight-increment unit [shown in Fig. 5(b)] for N = 4 consists of four barrel shifters and four adder/subtractor cells.

The barrel shifter shifts the different input values xk for  $k=0,1,\ldots,N-1$  by appropriate number of locations (determined by the location of the most significant one in the estimated error). The barrel shifter yields the desired increments to be added with or subtracted from the current weights. The sign bit of the error is used as the control for adder/subtractor cells such that, when sign bit is zero or one, the barrel-shifter output is respectively added with or subtracted from the content of the corresponding current value in the weight register.



Fig.5: (a) Structure of the four-point inner-product block. (b) Structure of the weight-increment block for N = 4. (c) Logic used for generation of control word t for the barrel shifter for L = 8.

# B. Proposed Structure of Large-Order Adaptive Filter

The inner-product computation of (4) can be decomposed into N/P (assuming that N=PQ) small adaptive filtering blocks of filter length P as

$$y = \sum_{k=0}^{P-1} w_k x_k + \sum_{k=P}^{2P-1} w_k x_k + \sum_{k=N-P}^{N-1} w_k x_k$$
(10)

Each of these P -point inner-product computation blocks will accordingly have a weight-increment unit to update P weights. The proposed structure for N = 16and P = 4 is shown in Fig. 6. It consists of four innerproduct blocks of length P = 4, which is shown in Fig. 5(a). The (L + 2)-bit sums and carry produced by the four blocks are added by two separate binary adder trees. Four carry-in bits should be added to sum words which are output of four 4-point inner-product blocks. Since the carry words are of double the weight compared to the sum words, two carry-in bits are set as input carry at the first level binary adder tree of carry words, which is equivalent to inclusion of four carry-in bits to the sum words. Assuming that  $\mu = 1/N$ , we truncate the four LSBs of e(n) for N = 16 to make the word length of sign-magnitude separator be L bit. It should be noted that the truncation does not affect the performance of the adaptive filter very much since the proposed design needs the location of the most significant one of  $\mu e(n)$ .



Fig.6: Proposed structure of DA-based LMS adaptive filter of length N = 16 and P = 4.

### **V.SIMULATION RESULTS**

The simulation of the proposed design is carried out by using Verilog HDL language in Xilinx ISE tool. The Top model view and simulated results of the proposed DA based LMS Filter are shown in below figures.



A Peer Reviewed Open Access International Journal



Fig.7: Top- view of proposed DA- based LMS filter



Fig.8: Simulation results of proposed design

#### VI. CONCLUSION

We have suggested an efficient pipelined architecture for low-power, high-throughput, and low-area implementation of DA-based adaptive filter. Throughput rate is significantly enhanced by parallel LUT update and concurrent processing of filtering operation and weight-update operation. We have also proposed a carry-save accumulation scheme of signed partial inner products for the computation of filter output. From the synthesis results, we find that the proposed design consumes 13% less power and 29% less ADP over our previous DA-based FIR adaptive

filter in average for filter lengths N=16 and 32. Compared to the best of other existing designs, our proposed architecture provides 9.5 times less power and 4.6 times less ADP. Offset binary coding is popularly used to reduce the LUT size to half for area-efficient implementation of DA [2], [5], which can be applied to our design as well.

### **REFERENCES**

- [1] S. Haykin and B. Widrow, Least-Mean-Square Adaptive Filters. Hoboken, NJ, USA: Wiley, 2003.
- [2] S. A. White, "Applications of the distributed arithmetic to digital signal processing: A tutorial review," IEEE ASSP Mag., vol. 6, no. 3, pp. 4–19, Jul. 1989.
- [3] D. J. Allred, H. Yoo, V. Krishnan, W. Huang, and D. V. Anderson, "LMS adaptive filters using distributed arithmetic for high throughput," IEEE Trans. Circuits Syst. I, Reg. Papers, vol. 52, no. 7, pp. 1327–1337, Jul. 2005.
- [4] R. Guo and L. S. DeBrunner, "Two high-performance adaptive filter implementation schemes using distributed arithmetic," IEEE Trans. Circuits Syst. II, Exp. Briefs, vol. 58, no. 9, pp. 600–604, Sep. 2011.
- [5] R. Guo and L. S. DeBrunner, "A novel adaptive filter implementation scheme using distributed arithmetic," in Proc. Asilomar Conf. Signals, Syst., Comput., Nov. 2011, pp. 160–164.
- [6] P. K. Meher and S. Y. Park, "High-throughput pipelined realization of adaptive FIR filter based on distributed arithmetic," in VLSI Symp. Tech. Dig., Oct. 2011, pp. 428–433.
- [7] M. D. Meyer and P. Agrawal, "A modular pipelined implementation of a delayed LMS transversal adaptive filter," in Proc. IEEE Int. Symp. Circuits Syst., May 1990, pp. 1943–1946.

ISSN No: 2348-4845



### International Journal & Magazine of Engineering, Technology, Management and Research

A Peer Reviewed Open Access International Journal

#### **Author Details**



Narayana is currently pursuing his M.Tech specialization in VLSI system design in CMR College of Institution which is affiliated to JNTUH in Hyderabad.



Mrs. Muni Praveena Rela is currently working as Associate Professor in Department of ECE in CMR College of Institution which is affiliated to JNTUH in Hyderabad.



Mr. P. Pavan Kumar is currently working as Assistant Professor in Department Of ECE in CMR College of Institution which is affiliated to JNTUH in Hyderabad.